Shortcuts
Please wait while page loads.
LiberoBanner . Default .
PageMenu- Main Menu-
Page content

Catalogue Display

Digital systems design using vhdl

Digital systems design using vhdl
Item Information
Barcode Shelf Location Collection Volume Ref. Branch Status Due Date Res.
10029169 TK7885.7.R68 2018
Computer Science   GUtech Library . . Available .  
. Catalogue Record 13362 ItemInfo Beginning of record . Catalogue Record 13362 ItemInfo Top of page .
Catalogue Information
Field name Details
ISBN 9781305638921
Language E
Shelf Location TK7885.7.R68 2018
Author Roth, Charles H
Title Digital systems design using vhdl
3rd. ed. ; Int'l ed.
Publisher Australia : Cengage , 2018
Description xii, 623 p. : ill. ; 26 cm.
Specific Type of Material Book
Contents REVIEW OF LOGIC DESIGN FUNDAMENTALS.Combinational Logic. Boolean Algebra and Algebraic Simplification. Karnaugh Maps. Designing with NAND and NOR Gates. Hazards in Combinational Circuits. Flip-Flops and Latches. Mealy Sequential Circuit Design. Design of a Moore Sequential Circuit. Equivalent States and Reduction of State Tables. Sequential Circuit Timing / Tristate Logic and Busses.2. INTRODUCTION TO VHDL.Computer-Aided Design. Hardware Description Languages. VHDL Description of Combinational Circuits. VHDL Modules. Sequential Statements and VHDL Processes. Modeling Flip-Flops Using VHDL Processes. Processes Using Wait Statements. Two Types of VHDL Delays: Transport and Inertial Delays. Compilation, Simulation, and Synthesis of VHDL Code. VHDL Data Types and Operators. Simple Synthesis Examples. VHDL Models for Multiplexers. VHDL Libraries. Modeling Registers and Counters Using VHDL Processes. Behavioral and Structural VHDL. Variables, Signals, and Constants. Arrays. Loops in VHDL. Assert and Report Statements.3. INTRODUCTION TO PROGRAMMABLE LOGIC DEVICES.Brief Overview of Programmable Logic Devices. Simple Programmable Logic Devices (SPLDs). Complex Programmable Logic Devices (CPLDs). Field-Programmable Gate Arrays (FPGAs).4. DESIGN EXAMPLES.BCD to 7-Segment Display Decoder. A BCD Adder. 32-Bit Adders. Traffic Light Controller. State Graphs for Control Circuits. Scoreboard and Controller. Synchronization and Debouncing. A Shift-and-Add Multiplier. Array Multiplier. A Signed Integer/Fraction Multiplier. Keypad Scanner. Binary Dividers.5. SM CHARTS AND MICROPROGRAMMING.State Machine Charts. Derivation of SM Charts. Realization of SM Charts. Implementation of the Dice Game. Microprogramming. Linked State Machines.6. DESIGNING WITH FIELD PROGRAMMABLE GATE ARRAYS.Implementing Functions in FPGAs. Implementing Functions Using Shannon's Decomposition. Carry Chains in FPGAs. Cascade Chains in FPGAs. Examples of Logic Blocks in Commercial FPGAs. Dedicated Memory in FPGAs. Dedicated Multipliers in FPGAs. Cost of Programmability. FPGAs and One-Hot State Assignment. FPGA Capacity: Maximum Gates Versus Usable Gates. Design Translation (Synthesis). Mapping, Placement, and Routing.7. FLOATING-POINT ARITHMETIC.Representation of Floating-Point Numbers. Floating-Point Multiplication. Floating-Point Addition. Other Floating-Point Operations.8. ADDITIONAL TOPICS IN VHDL.VHDL Functions. VHDL Procedures. Attributes. Creating Overloaded Operators. Multi-Valued Logic and Signal Resolution. The IEEE 9-Valued Logic System. SRAM Model Using IEEE 1164. Model for SRAM Read/Write System. Generics. Named Association. Generate Statements. Files and TEXTIO.9. DESIGN OF A RISC MICROPROCESSOR.The RISC Philosophy. The MIPS ISA. MIPS Instruction Encoding. Implementation of a MIPS Subset. VHDL Model.10. HARDWARE TESTING AND DESIGN FOR TESTABILITY.Testing Combinational Logic. Testing Sequential Logic. Scan Testing. Boundry Scan. Built-In Self-Test.
Subject 650-1-00- Verilog (Computer hardware description language)
650-2-00- Digital integrated circuits -- Design and construction
Other name(s) John, Lizy Kurian
Links to Related Works
Subject References:
Authors:
Catalogue Information 13362 Beginning of record . Catalogue Information 13362 Top of page .

Reviews


This item has not been rated.    Add a Review and/or Rating13362